Key Specifications
Product Description The UM3403UG is a quad−channel LVDS line receiver/translator offering data rates up to 400 Mbps (200MHz) and low power consumption. The UM3403UG receiver incorporates input fail−safe protection circuit that provides a known output voltage under input open−circuit and terminated (100Ω) conditions. The four independent inputs accept differential signals such as: M−LVDS, LVDS, LVPECL and HCSL and translates them to a single−ended, 3.3 V LVCMOS.
The UM3403UG also offers active high and active low enable/disable inputs (EN and /EN) that allow users to control outputs of all four receivers. These inputs enable or disable the receivers and switch the outputs to an active or high impedance state respectively (see Table 1). The high impedance mode feature helps to reduce the quiescent power consumption to less than 10 mW typical, when the outputs of one or more UM3403UG devices are multiplexed together. Features
- Accepts M−LVDS, LVDS, LVPECL and HCSL Differential Input Signal Levels - Maximum Data Rate of 400 Mbps - Maximum Clock Frequency of 200 MHz - 25 ps Typical Channel−to−Channel Skew - 3.3 ns Maximum Propagation Delay - 3.3 V ±10% Power Supply - High Impedance Outputs When Disabled( Low Quiescent Power < 10 mW Typical ) - Supports Open and Terminated Input Fail−safe - −40°C to +85°C Ambient Operating Temperature - 16Pin TSSOP - These are Pb−Free Devices Applications
- Point−to−point Data Transmission
- Backplane Receivers - Clock Distribution Networks - Multidrop Buses Pin Configurations
Ordering Information
|
Application Notes
Product Selection Guide
Product Search
Product You Recently Viewed
|